Slide 1 Slide 2 Slide 3 Slide 4 Slide 5 Slide 6 Slide 7 Slide 8 Slide 9 Slide 10 Slide 11 Slide 12 Slide 13 Slide 14 Slide 15 Slide 16 Slide 17 Slide 18 Slide 19 Slide 20 Slide 21 Slide 22 Slide 23 Slide 24 Slide 25 Slide 26 Slide 27 Slide 28 Slide 29 Slide 30 Slide 31 Slide 32 Slide 33 Slide 34 Slide 35 Slide 36 Slide 37 Slide 38 Slide 39 Slide 40 Slide 41 Product List
Cyclone3-Slide2
The Cyclone® III family has introduced a number of new milestones to the low cost FPGA industry. It is the first available low cost 65nm FPGA in the industry which offers more than 100k logic elements. Using TSMC’s 65nm LP process means that for the first time ever, an FPGA fabric was placed on a cell phone process. The power benefits of this engineering strategy are substantial, with up to 50% lower power than the previous architecture, and up to 75% lower power than competing low cost FPGAs. The largest Cyclone® III device, the EP3C120, has a typical static power consumption at 85°C of 170mW. Typical 90nm competing devices have static power consumptions of 480mW. However, two are needed to implement the same functionality, so the total power of an equivalent solution is 960mW. Ignoring the board space and performance advantages of a single chip solution, this power comparison shows that the Cyclone® III device at high densities has more than a 5x advantage over the competing low cost FPGA architectures.
PTM Published on: 2011-10-14